## CAMAC

## INPUT REGISTER

(C005)



- One unit 3 post
  - 1. Signal is seen directly. INPUT REGISTER
  - **2** . Signal is seen with Strobe by GATE. Strobe coincidence
  - **3** . Control of the interruption is given. Interruption register
- Switching is possible by 8 input by the input.
- O Completely, NIM signal

It is the module which tells a CAMAC controller the pulse of NIM and a level. Moreover, while it is output, it faces in the outside, and a NIM signal is taken out, and interruption (LAM) can be used for the VETO signal output of other modules.

## ≪CAMAC Function≫

|   | (0) · A (0) · S 1<br>(0) · A (1) · S 1 | <ul> <li>Input signal, directly, reading</li> <li>The front switch reads the signal of coincidence with the outside GATE at the time of GATE.</li> <li>The data that an input signal became L at the time of LEVEL become on, and the front switch reads this pattern by the occurrence of the interruption.</li> </ul> |
|---|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F | (1) · A (0) · S 1                      | : LAM MASK Reading of the register                                                                                                                                                                                                                                                                                      |
| F | (2) · A (0) · S 1                      | $: F(0) \cdot A(0) \cdot S1 \text{ same.}$                                                                                                                                                                                                                                                                              |
|   | (2) · A (1) · S 1                      | : F(0) • A(1) • S1 same.                                                                                                                                                                                                                                                                                                |
|   | (2) · A (1) · S 2                      | : Register clearance for the input                                                                                                                                                                                                                                                                                      |
| F | $(8) \cdot (A(0) + A(1)$               |                                                                                                                                                                                                                                                                                                                         |
|   | (-)                                    | : TEST LAM                                                                                                                                                                                                                                                                                                              |
|   | (9) · A (1) · S 2                      | : Register clearance for the input                                                                                                                                                                                                                                                                                      |
| F | $(11) \cdot A (0) \cdot S2$            | : LAM MASK Register clearance                                                                                                                                                                                                                                                                                           |
|   |                                        | (LAM by the input is done with MASK,                                                                                                                                                                                                                                                                                    |
| _ | (17) (0)                               | and it stops going.)                                                                                                                                                                                                                                                                                                    |
| F | $(17) \cdot A(0) \cdot S1$             | : LAM MASK Register writing                                                                                                                                                                                                                                                                                             |
| _ | (0.4) 4 (0) 0.4                        | bit on Input becomes effective as to the LAM interruption.                                                                                                                                                                                                                                                              |
|   | $(24) \cdot A(0) \cdot S1$             | : LAM Interruption Disabl                                                                                                                                                                                                                                                                                               |
|   | $(24) \cdot A (1) \cdot S1$            | : LAM Outside output Disabl                                                                                                                                                                                                                                                                                             |
|   | $(26) \cdot A (0) \cdot S1$            | : LAM Interruption Inabl                                                                                                                                                                                                                                                                                                |
| ۲ | (26) · A (1) · S 1                     | : LAM Outside output Inabl                                                                                                                                                                                                                                                                                              |
|   |                                        |                                                                                                                                                                                                                                                                                                                         |

## < Specifications >

Signal, GATE, CLEAR, INPUT: NIM level Minimum width 20nSec

OUTPUT : NIM Level

Form : CAMAC Standard 1 width module

Power supply : +6V 650mA -6V 350mA